

# New Release

# **LTEC Corporation**

Your most experienced partner in IP protection

### Apple A10 (iPhone7) Package Analysis

*March, 2017.* Using its proprietary delayering and high quality digitization technology, LTEC Corporation extracted all five RDL layers used in TSMC's InFO package deployed in the A10 processor of Apple's iPhone7. Unlike its flip-chip substrate-based fan-out predecessors, InFO technology relies on multiple Re-Distribution Layers (RDLs) and improved chip alignment accuracy, and it can easily accommodate high I/O count. Even with the five RDLs, package thickness is reduced by 20%. Additional benefits of the technology are 10% lower heat generation and 20% higher I/O speed.









Package (Top)

Package (Bottom)

**Digitized RDL3** 

Phone: (408) 432-7247

www.ltecusa.com Contact: info@ltecusa.com



#### **Partial cross-section**

Many more details including cross-sections, Line/Space (L/S), and thickness info of the RDLs are contained in this 77 pages report. Gerber, dxf, PADS (ASCII), and ODB++ files of the RDLs are also available.

## Priced to sell at \$5,000

Reconstructed layers set in Geber, dxf, PADS (ASCII), or ODB++ format: \$1,000

### **Contact LTEC Corporation**

info@ltecusa.com

16G-0011-1



# **Table of Contents**

| Cross section analysis                                   | Page |
|----------------------------------------------------------|------|
| Analysis summary                                         | 3    |
| Product overview                                         | 7    |
| Package image                                            | 9    |
| X-ray                                                    | 10   |
| Cross-section observation point                          | 11   |
| Cross-section                                            | 12   |
| Cross-section and thickness (Bottom package)             | 13   |
| Cross-section and thickness (RDL)                        | 14   |
| Cross-section and thickness (Si-capacitor)               | 18   |
| Cross-section and thickness (Mold resin)                 | 26   |
| Cross-section and thickness (2 <sup>nd</sup> under fill) | 29   |
| Cross-section and thickness (Trough InFO via)            | 30   |
| Cross-section and thickness (1st package)                | 33   |
| Cross-section and thickness (Top package)                | 34   |
| Cross-section and thickness (Memory die)                 | 36   |
| Cross-section and thickness (Solder resist)              | 38   |
| Cross-section and thickness (Main PCB)                   | 40   |
| Cross-section and thickness (A10 package - main PCB)     | 42   |
| Cross-section (entire package)                           | 43   |
|                                                          |      |
| RDL layout analysis                                      |      |
| Analysis summary                                         | 44   |
| Layers                                                   | 45   |
| Line and space measurement of each RDL layer             | 50   |
| Package balls                                            | 55   |

